找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Wide-Bandwidth High Dynamic Range D/A Converters; Konstantinos Doris,Arthu van Roermund,Domine Leena Book 2006 Springer-Verlag US 2006 Ana

[复制链接]
楼主: satisficer
发表于 2025-3-25 04:41:58 | 显示全部楼层
Current Steering DACs, current sources), a current switching network controlled by the binary bits, and a resistor that converts the current to voltage. A new . bit word sets the switches in the corresponding on or off state. The switch network combines at the output node the corresponding current and creates the output
发表于 2025-3-25 08:31:19 | 显示全部楼层
Dynamic limitations of Current Steering DACs,gh dynamic range DACs will be described by comparison with existing knowledge on DACs with high sampling rates and good low frequency linearity. This discussion will highlight the main contribution of the remaining chapters of this book.
发表于 2025-3-25 12:10:33 | 显示全部楼层
Current Steering DAC circuit error analysis,exhibit nonlinear behavior. In this chapter the main problems, their nature and the signal errors they cause are investigated. Via the detailed explanation of the way errors are generated, some important properties will be recorded to prepare for the classification that follows in the next chapters.
发表于 2025-3-25 16:59:15 | 显示全部楼层
High-level modeling of Current Steering DACs,t to its hierarchy of description from physics to abstract signals. The errors observed at the actual pulses of the DAC will be related to its parameters, signals, and circuit behavior in view of their relation with amplitude, time and space. The second issue concerns the properties of the errors. A
发表于 2025-3-25 23:56:19 | 显示全部楼层
发表于 2025-3-26 03:27:20 | 显示全部楼层
Functional analysis of local timing errors,curacies. The functional and some architectural issues of this error raised in chapter 5.2.5 will be addressed. Here the focus is on the DAC core hardware in relation to the properties of the errors and their relationship with the architectural parameters. The input signals are assumed sinusoidal.
发表于 2025-3-26 06:19:13 | 显示全部楼层
Circuit analysis of local timing errors,of these errors with the circuit parameters and hidden signals of the DAC subcircuits. Second, a similar analysis at transistor level for some circuits will show the error generation mechanisms and the in-fluence of device properties and circuit topologies. Finally, circuit and functional analysis w
发表于 2025-3-26 10:38:57 | 显示全部楼层
发表于 2025-3-26 15:39:48 | 显示全部楼层
Design of a 12 bit 500 Msample/s DAC,formation of dominant error mechanisms for high frequencies. The DAC has 12 bits and operates up to 500 . with exceptionally good high frequency linearity at low power cost and silicon area. It is realized in a CMOS 0.18 . process.
发表于 2025-3-26 19:35:25 | 显示全部楼层
Book 2006s encoding information in bits to signals encoding information in their amplitude vs. time domain characteristics. In general, they are parts of a larger system, the interface, which c- sists of several signal conditioning circuits. Dependent on where the converter is located within the chain of cir
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-12 05:12
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表