找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI Design of Neural Networks; Ulrich Ramacher,Ulrich Rückert Book 1991 Springer Science+Business Media Dordrecht 1991 Processing.Signal.

[复制链接]
楼主: 相反
发表于 2025-3-30 10:55:15 | 显示全部楼层
Design of a 1st Generation Neurocomputer, flexibility, and is designed for throughputs that enable the user to access real-world applications in reasonable time. At the chip site, throughput rates of the order of 500 MC/sec (1 Connection = 16 bit) are achievable with 1μm CMOS technology. 2-dimensional systolic arrays composed of 16x16 MA16 chips will allow for processing of 128 GC/sec.
发表于 2025-3-30 13:52:32 | 显示全部楼层
发表于 2025-3-30 19:02:49 | 显示全部楼层
Guide Lines to VLSI Design of Neural Nets,g of information that is inherent to the neural net is lost entirely or partly and that the computing time of the simulated net especially for large associations of neurons (tailored to application-relevant tasks) grows to such orders of magnitude that a speedy acquisition of “neural” know-how is hindered or made impossible.
发表于 2025-3-30 22:16:53 | 显示全部楼层
Fast Design of Digital Dedicated Neuro Chips,f the network is done by setting identification data in dedicated memory elements. A neuron processor which performs the relaxation phase has been implemented on silicon. It is shown that in a silicon compiler environment dedicated networks can be easily generated by cascading these elementary blocks.
发表于 2025-3-31 01:34:08 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-14 05:29
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表