找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI Design and Test; 21st International S Brajesh Kumar Kaushik,Sudeb Dasgupta,Virendra Sing Conference proceedings 2017 Springer Nature S

[复制链接]
楼主: VERSE
发表于 2025-3-26 22:37:57 | 显示全部楼层
VLSI Implementation of Throughput Efficient Distributed Arithmetic Based LMS Adaptive Filter shown that the proposed scheme occupies almost similar area and improves the throughput by several fold. For instance, a 32- tap adaptive filter with the proposed implementation produces nearly 1.8 MSPS (million samples per second) more throughput as compared to the best existing scheme.
发表于 2025-3-27 02:48:17 | 显示全部楼层
Performance Optimized 64b/66b Line Encoding Technique for High Speed SERDES Devicesrmance optimum between security, run-length, ISI and DC equalization, this scheme finds potential application in space camera electronics, 5G technology and other IOT applications like driverless cars that require to handle large volumes of real time data with sufficient security on high BER wireless channels.
发表于 2025-3-27 07:15:34 | 显示全部楼层
FPGA Implementation of a Novel Area Efficient FFT Scheme Using Mixed Radix FFT is found that the hardware requirement for the proposed approach reduces by 25%–53% at the cost of speed compared to the other schemes reported in the literature including that using only R2MDC architecture. The proposed scheme is preferred for low sampling rate applications such as biomedical signal processing.
发表于 2025-3-27 10:56:14 | 显示全部楼层
发表于 2025-3-27 15:52:33 | 显示全部楼层
发表于 2025-3-27 21:30:25 | 显示全部楼层
Estimating the Maximum Propagation Delay of 4-bit Ripple Carry Adder Using Reduced Input Transitions, etc. Due to the crucial role of adder in arithmetic unit, it is necessary to satisfactorily characterize the maximum propagation delay of the adder. To characterize 4-bit Ripple Carry Adder (RCA), ideally 261,632 input transitions are required [.], which is a humongous number. In this paper, we ha
发表于 2025-3-28 00:18:43 | 显示全部楼层
VLSI Implementation of Throughput Efficient Distributed Arithmetic Based LMS Adaptive Filter02.11b PHY scenarios. It is based on pre-computing and storing the filter partial products in lookup tables (LUTs). In contrast to fixed coefficients filter, an adaptive filter requires each stored partial product to be updated time-to-time. This paper presents a new strategy for DA based adaptive f
发表于 2025-3-28 02:48:33 | 显示全部楼层
Realization of Multiplier Using Delay Efficient Cyclic Redundant Addergeneration is propounded in this paper. A Multiplier based on Quarter square algorithm is designed and implemented using the proposed Cyclic Redundant Adder on Field Programmable Gate Array. The proposed Cyclic Redundant adder is compared amongst the recent high performance adders like Ling Adder, C
发表于 2025-3-28 09:15:40 | 显示全部楼层
发表于 2025-3-28 13:43:03 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-1 17:26
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表