找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI Design and Test; 22nd International S S. Rajaram,N.B. Balamurugan,Virendra Singh Conference proceedings 2019 Springer Nature Singapore

[复制链接]
楼主: Forestall
发表于 2025-3-23 13:23:33 | 显示全部楼层
High Level Synthesis and Implementation of Cryptographic Algorithm in AHIR Platformription. The existing HLS strategies fails to provide adequate abstraction to the underlying hardware details and thus limits software programmers from designing complex and advanced cipher algorithms. In this paper the method of generating synthesizable Register Transfer Level (RTL) design from alg
发表于 2025-3-23 14:18:22 | 显示全部楼层
A Hardware Accelerator for Convolutional Neural Network Using Fast Fourier Transformly consists of convolutional layers, max pooling layers, followed by dense fully connected layers. Convolutional layer is the compute intensive layer in CNNs. In this paper we present FFT (Fast Fourier Transform) based convolution technique for accelerating CNN architecture. Computational complexity
发表于 2025-3-23 20:31:48 | 显示全部楼层
Reconfigurable VLSI-Architecture of Multi-radix Maximum-A-Posteriori Decoder for New Generation of W levels of power consumption. We have designed major internal blocks of MAP decoder using extensive steering logic to support radix-2/4/8 operating modes. These designs enable efficient clock-gating of our decoder for low-power consumption in different operating modes. This decoder-architecture is p
发表于 2025-3-23 22:15:53 | 显示全部楼层
A Comparative Exploration About Approximate Full Adders for Error Tolerant Applications the Processors are influenced by the speed and power consumption of arithmetic units. It is improved by adopting approximate computing in arithmetic units with acceptable degradation in the output. Approximate computing is an emerging topic in the past decades, it aims to achieve promising design a
发表于 2025-3-24 04:45:30 | 显示全部楼层
发表于 2025-3-24 07:46:47 | 显示全部楼层
Optimal Transistor Sizing of Full-Adder Block to Reduce Standby Leakage Poweriques compute optimal transistor sizing for variable operating conditions (temperature, supply voltage) to achieve desirable leakage power and speed for a full-adder circuit. Both techniques use ‘SLEEP’ signal to drive full adder circuit to lower standby mode leakage state without even degrading the
发表于 2025-3-24 11:15:43 | 显示全部楼层
发表于 2025-3-24 15:38:19 | 显示全部楼层
发表于 2025-3-24 20:28:12 | 显示全部楼层
CMOS Implementations of Rectified Linear Activation Functionsible for this success, improved neural network functionalities, and availability of suitable hardware for training large complex networks. Using these types of novel networks and functions, Deep Neural Networks have been shown to be very highly efficient for various classification tasks. As the nex
发表于 2025-3-24 23:09:00 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-9 07:11
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表