找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Nanometer Technology Designs; High-Quality Delay T Mohammad Tehranipoor,Nisar Ahmed Book 2008 Springer-Verlag US 2008 ATPG.at-speed tests.d

[复制链接]
查看: 10450|回复: 50
发表于 2025-3-21 17:41:36 | 显示全部楼层 |阅读模式
书目名称Nanometer Technology Designs
副标题High-Quality Delay T
编辑Mohammad Tehranipoor,Nisar Ahmed
视频video
概述Identifies defects in traditional at-speed test methods.Proposes new techniques and methodologes to improve the overall quality of transition fault tests.Includes discussion of the effects of IR-drop.
图书封面Titlebook: Nanometer Technology Designs; High-Quality Delay T Mohammad Tehranipoor,Nisar Ahmed Book 2008 Springer-Verlag US 2008 ATPG.at-speed tests.d
描述.Adopting new fabrication technologies not only provides higher integration and enhances performance, but also increases the types of manufacturing defects. With design size in millions of gates and working frequency in GHz timing-related defects havv become a high proportion of the total chip defects. For nanometer technology designs, the stuck-at fault test alone cannot ensure a high quality level of chips. At-speed tests using the transition fault model has become a requirement in technologies below 180nm...Traditional at-speed test methods cannot guarantee high quality test results as they face many new challenges. Supply noise (including IR-drop, ground bounce, and Ldi/dt) effects on chip performance, high test pattern volume, low fault/defect coverage, small delay defect test pattern generation, high cost of test implementation and application, and utilizing low-cost testers are among these challenges. This book discusses these challenges in detail and proposes new techniques and methodologies to improve the overall quality of the transition fault test..
出版日期Book 2008
关键词ATPG; at-speed tests; defects; delay; fabrication; high quality; manufacturing; model; nanomanufacturing; nan
版次1
doihttps://doi.org/10.1007/978-0-387-75728-5
isbn_softcover978-1-4419-4559-4
isbn_ebook978-0-387-75728-5
copyrightSpringer-Verlag US 2008
The information of publication is updating

书目名称Nanometer Technology Designs影响因子(影响力)




书目名称Nanometer Technology Designs影响因子(影响力)学科排名




书目名称Nanometer Technology Designs网络公开度




书目名称Nanometer Technology Designs网络公开度学科排名




书目名称Nanometer Technology Designs被引频次




书目名称Nanometer Technology Designs被引频次学科排名




书目名称Nanometer Technology Designs年度引用




书目名称Nanometer Technology Designs年度引用学科排名




书目名称Nanometer Technology Designs读者反馈




书目名称Nanometer Technology Designs读者反馈学科排名




单选投票, 共有 1 人参与投票
 

0票 0.00%

Perfect with Aesthetics

 

1票 100.00%

Better Implies Difficulty

 

0票 0.00%

Good and Satisfactory

 

0票 0.00%

Adverse Performance

 

0票 0.00%

Disdainful Garbage

您所在的用户组没有投票权限
发表于 2025-3-21 23:33:28 | 显示全部楼层
发表于 2025-3-22 02:43:17 | 显示全部楼层
At-speed Test Challenges for Nanometer Technology Designs,wer scan design and pattern generation. Test data run over many dice and wafers can provide valuable diagnostic information that helps foundries and designers ramp up their yields. In this sense, DFT meets DFM and becomes a critical element in the attempt to mitigate process variability.
发表于 2025-3-22 04:59:43 | 显示全部楼层
Hybrid Scan-Based Transition Delay Test,, in industry, is often called LOS+LOC. It provides a fault coverage higher than that of LOS but the design effort still remains high since the scan enable to all scan chains must be timing closed because of using LOS method.
发表于 2025-3-22 09:38:09 | 显示全部楼层
发表于 2025-3-22 13:44:05 | 显示全部楼层
Avoiding Functionally Untestable Faults,t coverage by increasing the chance of detecting non-modeled faults or filled by compression tools to obtain the highest compression to reduce test data volume and test time. However, filling these don‘t-care bits without considering the functionally untestable faults can cause yield loss.
发表于 2025-3-22 18:42:25 | 显示全部楼层
发表于 2025-3-22 23:24:13 | 显示全部楼层
http://image.papertrans.cn/n/image/660848.jpg
发表于 2025-3-23 03:35:29 | 显示全部楼层
发表于 2025-3-23 09:28:09 | 显示全部楼层
Screening Small Delay Defects,ts. Resistive open and short are two such defects that cause timing or logic failures in the design. Such defects can cause gross or small delay defects depending on the size of their resistance. It is proven that the population of such defects increases as technology scales, thus increasing small delay defects.
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-3 08:18
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表