找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Low-Power High-Speed ADCs for Nanometer CMOS Integration; Zhiheng Cao,Shouli Yan Book 2008 Springer Science+Business Media B.V. 2008 Analo

[复制链接]
楼主: Deleterious
发表于 2025-3-23 10:46:11 | 显示全部楼层
发表于 2025-3-23 15:01:07 | 显示全部楼层
发表于 2025-3-23 20:57:12 | 显示全部楼层
发表于 2025-3-23 23:34:07 | 显示全部楼层
A 32 mW 1.25 GS/s 6 b 2 b/Step SAR ADC in 130 nm Digital CMOS, standard nanometer digital CMOS processes to achieve 1.25 GS/s, 6-bit performance but with much lower power consumptions and smaller die area than flash ADCs. Unlike many previously published low-power high-speed ADCs such as [14], [13] and [6], this ADC achieves 6-bit accuracy without any complex
发表于 2025-3-24 04:38:48 | 显示全部楼层
发表于 2025-3-24 09:42:43 | 显示全部楼层
Book 2008flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash. ..3) A 0.4ps-rms-jitter (integrated from 3kHz to 30
发表于 2025-3-24 13:36:08 | 显示全部楼层
A 52 mW 10 b 210 MS/s Two-Step ADC for Digital IF Receivers in 130 nm CMOS,
发表于 2025-3-24 17:20:44 | 显示全部楼层
Low-Power High-Speed ADCs for Nanometer CMOS Integration
发表于 2025-3-24 20:46:52 | 显示全部楼层
hin the context of English language classrooms in Hong Kong. The chapter explores how NETs attempted to negotiate the antagonism between different positionings. Implications for attracting and retaining NETs, as well as for future research, are also discussed.
发表于 2025-3-25 00:30:15 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-6-22 13:38
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表