找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors; José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen Bo

[复制链接]
查看: 28892|回复: 41
发表于 2025-3-21 19:18:44 | 显示全部楼层 |阅读模式
书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors
编辑José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen
视频video
概述Discusses the effects of radiation on modern integrated circuits.Provides a comprehensive overview of state-of-the art fault tolerance techniques based on software, hardware, and hybrid techniques.Int
图书封面Titlebook: Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors;  José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen  Bo
描述.This book describes fault tolerance techniques based on software and hardware to create hybrid techniques. They are able to reduce overall performance degradation and increase error detection when associated with applications implemented in embedded processors.  Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques.  The authors then discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time..
出版日期Book 2014
关键词Fault Tolerance; Fault Tolerance for ASICs; Fault Tolerance for FPGAs; Fault Tolerance in Embedded Proc
版次1
doihttps://doi.org/10.1007/978-3-319-06340-9
isbn_softcover978-3-319-35997-7
isbn_ebook978-3-319-06340-9
copyrightSpringer International Publishing Switzerland 2014
The information of publication is updating

书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors影响因子(影响力)




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors影响因子(影响力)学科排名




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors网络公开度




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors网络公开度学科排名




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors被引频次




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors被引频次学科排名




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors年度引用




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors年度引用学科排名




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors读者反馈




书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors读者反馈学科排名




单选投票, 共有 1 人参与投票
 

0票 0.00%

Perfect with Aesthetics

 

0票 0.00%

Better Implies Difficulty

 

1票 100.00%

Good and Satisfactory

 

0票 0.00%

Adverse Performance

 

0票 0.00%

Disdainful Garbage

您所在的用户组没有投票权限
发表于 2025-3-22 00:19:04 | 显示全部楼层
Conclusions and Future Work,ent levels to achieve high fault detection rates. In spite of that, the main disadvantages were the intrusiveness of most of hardware-based and hybrid techniques and the performance degradations and memory overhead of software-based techniques.
发表于 2025-3-22 00:23:36 | 显示全部楼层
发表于 2025-3-22 06:36:45 | 显示全部楼层
discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time..978-3-319-35997-7978-3-319-06340-9
发表于 2025-3-22 09:27:41 | 显示全部楼层
Introduction,s and a personal computer can be found in any cell phone. One the other hand, a few things remained the same, such as the old topic on how to give a system the ability to cope with a fault and continue its correct operation, or in other words, fault tolerance.
发表于 2025-3-22 15:41:53 | 显示全部楼层
发表于 2025-3-22 18:31:46 | 显示全部楼层
发表于 2025-3-22 23:40:06 | 显示全部楼层
Book 2014e degradation and increase error detection when associated with applications implemented in embedded processors.  Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques.  The authors then discuss the best trade-off between software-based and hardwa
发表于 2025-3-23 02:27:27 | 显示全部楼层
发表于 2025-3-23 07:21:47 | 显示全部楼层
Fault Tolerance Techniques for Processors,ware-based techniques and (3) hybrid techniques. Fault tolerance techniques can be applied at different levels of implementation, starting from the software level down to the architecture description level, the logical and transistor level, until the layout level. In this book, we will focus on hybrid techniques applied at software level.
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-8 03:26
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表