找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI-SoC: From Systems to Silicon; IFIP TC10/ WG 10.5 T Ricardo Reis,Adam Osseiran,Hans-Joerg Pfleiderer Conference proceedings 2007 IFIP I

[复制链接]
楼主: Reagan
发表于 2025-3-30 08:29:27 | 显示全部楼层
Technology Mapping for Area Optimized Quasi Delay Insensitive Circuits,-input gates. Optimization is achieved by applying a technology mapping algorithm with a library of asynchronous standard cells called TAL. This work is a part of the back-end of our synthesis flow from high level language. Throughout the paper, a digit-slice radix 4 ALU is used as an example to illustrate the methodology and show the results.
发表于 2025-3-30 13:05:04 | 显示全部楼层
发表于 2025-3-30 18:35:05 | 显示全部楼层
A Methodology for Reliability Enhancement of Nanometer-Scale Digital Systems Based on a-priori Funcrealistic constraints. A structured fault modeling architecture is also proposed, which is together with the tool a part of the new design method where reliability is considered as a central focus from an early development stage.
发表于 2025-3-30 22:47:46 | 显示全部楼层
Modular Asynchronous Network-on-Chip: Application to GALS Systems Rapid Prototyping,LS systems. A demonstrative platform is implemented onto an Altera Stratix FPGA. It includes synchronous standard IP cores and asynchronous modules connected through an asynchronous 6x6 crossbar. Results about communication costs across the Asynchronous NoC and synchronous/asynchronous interfaces are reported.
发表于 2025-3-31 03:23:15 | 显示全部楼层
发表于 2025-3-31 05:43:21 | 显示全部楼层
发表于 2025-3-31 09:29:59 | 显示全部楼层
Improving DPA Resistance of Quasi Delay Insensitive Circuits Using Randomly Time-shifted Acknowledgt Differential Power Analysis Attacks. This countermeasure exploits the properties of the QDI circuit acknowledgement signals to introduce temporal variations so as to randomly desynchronize the data processing times. The efficiency of the countermeasure, in terms of DPA resistance, is formally pres
发表于 2025-3-31 15:28:27 | 显示全部楼层
A Comparison of Layout Implementations of Pipelined and Non-Pipelined Signed Radix-4 Array Multipli modified to handle the sign bits in 2’s complement and uses a radix-4 encoding to reduce the partial product lines. The second architecture implemented was the widely used Modified Booth multiplier. We describe a design methodology to physically implement these architectures in a pipelined and non-
发表于 2025-3-31 20:40:51 | 显示全部楼层
发表于 2025-4-1 01:20:01 | 显示全部楼层
Technology Mapping for Area Optimized Quasi Delay Insensitive Circuits,its offer high robustness but do not perform well to automatically synthesize and optimize. This paper presents a new methodology to model and synthesize data path QDI circuits. The model used to represent circuits is based on Multi-valued Decision Diagrams and allows obtaining QDI circuits with two
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-6 11:18
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表