找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI-SoC: Forward-Looking Trends in IC and Systems Design; 18th IFIP WG 10.5/IE José L. Ayala,David Atienza Alonso,Ricardo Reis Conference

[复制链接]
楼主: 人工合成
发表于 2025-3-25 04:04:09 | 显示全部楼层
发表于 2025-3-25 09:44:55 | 显示全部楼层
Tri-mode Operation for Noise Reduction and Data Preservation in Low-Leakage Multi-Threshold CMOS Ci suppression during activation events. A threshold voltage tuning methodology is presented to further alleviate the mode transition noise with smaller sleep transistors in MTCMOS circuits. Alternative applications of tri-mode MTCMOS for data preservation and leakage power reduction in idle memory elements are also discussed.
发表于 2025-3-25 12:46:45 | 显示全部楼层
Smart Camera System-on-Chip Architecture for Real-Time Brush Based Interactive Painting Systems,me. A dedicated SoC hardware implementation avoids unnecessary latency delays caused by PC based architectures, that require communication-, PC and GPU frame-buffer delays, thereby considerably enhancing the interactivity experience. The system is prototyped on an FPGA.
发表于 2025-3-25 17:47:14 | 显示全部楼层
Conference proceedings 2012he current trend toward increasing chip integration and technology process advancements bringing about stimulating new challenges both at the physical and system-design levels, as well as in the test of theses systems.
发表于 2025-3-25 23:12:13 | 显示全部楼层
Self-Timed Rings: A Promising Solution for Generating High-Speed High-Resolution Low-Phase Noise Cle high-speed multi-phase outputs and we suggest a design flow for designing low-phase noise self-timed ring oscillators. A test chip has been designed and fabricated in STMicroelectonics CMOS65nm technology to verify the theoretical claims and validate the simulation results.
发表于 2025-3-26 02:51:20 | 显示全部楼层
发表于 2025-3-26 07:46:22 | 显示全部楼层
Design and Optimization of a Digital Baseband Receiver ASIC for GSM/EDGE,esign trade-offs are highlighted to prove the efficiency of the implemented 2.5G multi-mode architecture. The ASIC in 0.13 .m CMOS technology occupies 1.0 mm. and dissipates only 1.3 mW in fastest EDGE data transmission mode.
发表于 2025-3-26 10:25:39 | 显示全部楼层
发表于 2025-3-26 15:38:53 | 显示全部楼层
发表于 2025-3-26 18:01:41 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 吾爱论文网 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
QQ|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-8-3 21:53
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表