用户名  找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI-SoC: Design Trends; 28th IFIP WG 10.5/IE Andrea Calimera,Pierre-Emmanuel Gaillardon,Ricardo Conference proceedings 2021 IFIP Internati

[复制链接]
查看: 50590|回复: 57
发表于 2025-3-21 17:32:25 | 显示全部楼层 |阅读模式
书目名称VLSI-SoC: Design Trends
副标题28th IFIP WG 10.5/IE
编辑Andrea Calimera,Pierre-Emmanuel Gaillardon,Ricardo
视频video
丛书名称IFIP Advances in Information and Communication Technology
图书封面Titlebook: VLSI-SoC: Design Trends; 28th IFIP WG 10.5/IE Andrea Calimera,Pierre-Emmanuel Gaillardon,Ricardo Conference proceedings 2021 IFIP Internati
描述This book contains extended and revised versions of the best papers presented at the 28th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2020, held in Salt Lake City, UT, USA, in October 2020.*.The 16 full papers included in this volume were carefully reviewed and selected from the 38 papers (out of 74 submissions) presented at the conference. The papers discuss the latest academic and industrial results and developments as well as future trends in the field of System-on-Chip (SoC) design, considering the challenges of nano-scale, state-of-the-art and emerging manufacturing technologies. In particular they address cutting-edge research fields like low-power design of RF, analog and mixed-signal circuits, EDA tools for the synthesis and verification of heterogenous SoCs, accelerators for cryptography and deep learning and on-chip Interconnection system, reliability and testing, and integration of 3D-ICs...*The conference was held virtually..
出版日期Conference proceedings 2021
关键词artificial intelligence; cad; communication systems; computer hardware; computer-aided design; distribute
版次1
doihttps://doi.org/10.1007/978-3-030-81641-4
isbn_softcover978-3-030-81643-8
isbn_ebook978-3-030-81641-4Series ISSN 1868-4238 Series E-ISSN 1868-422X
issn_series 1868-4238
copyrightIFIP International Federation for Information Processing 2021
The information of publication is updating

书目名称VLSI-SoC: Design Trends影响因子(影响力)




书目名称VLSI-SoC: Design Trends影响因子(影响力)学科排名




书目名称VLSI-SoC: Design Trends网络公开度




书目名称VLSI-SoC: Design Trends网络公开度学科排名




书目名称VLSI-SoC: Design Trends被引频次




书目名称VLSI-SoC: Design Trends被引频次学科排名




书目名称VLSI-SoC: Design Trends年度引用




书目名称VLSI-SoC: Design Trends年度引用学科排名




书目名称VLSI-SoC: Design Trends读者反馈




书目名称VLSI-SoC: Design Trends读者反馈学科排名




单选投票, 共有 0 人参与投票
 

0票 0%

Perfect with Aesthetics

 

0票 0%

Better Implies Difficulty

 

0票 0%

Good and Satisfactory

 

0票 0%

Adverse Performance

 

0票 0%

Disdainful Garbage

您所在的用户组没有投票权限
发表于 2025-3-21 22:06:09 | 显示全部楼层
Mixed-Mode Signal Processing for Implementing MCMC MIMO Detector, detector based on Markov Chain Monte Carlo (MCMC) algorithm for a 4 . 4 MIMO system is presented. A careful partitioning between analog and digital domains has been made to reduce system power consumption. The outputs of the proposed analog signal processing unit are being converted to digital usin
发表于 2025-3-22 02:34:53 | 显示全部楼层
发表于 2025-3-22 04:33:36 | 显示全部楼层
发表于 2025-3-22 09:34:51 | 显示全部楼层
Assessing the Configuration Space of the Open Source NVDLA Deep Learning Accelerator on a Mainstreafore, many dedicated solutions have been proposed in the literature and market. However, most of them remain proprietary or lack maturity, thus preventing the adoption of deep-learning (DL) based software in new application domains. The Nvidia Deep-Learning Accelerator (NVDLA) is a free and open arc
发表于 2025-3-22 14:37:31 | 显示全部楼层
SAT-Based Mapping of Data-Flow Graphs onto Coarse-Grained Reconfigurable Arrays,rmance. We propose a method to map data-flow graphs onto CGRAs by SAT solving. The proposed method can perform the automatic transformation which changes the order of operations in data-flow graphs to obtain more efficient schedules. It also accommodates mapping of multi-node operations like MAC ope
发表于 2025-3-22 19:45:09 | 显示全部楼层
Learning Based Timing Closure on Relative Timed Design,sign correctness and performance properties of digital circuits in the form of a set of timing constraints. These circuits often show significant performance and power advantages over other approaches, but require assistance to automate timing driven synthesis and place and route in commercial elect
发表于 2025-3-23 00:58:01 | 显示全部楼层
Multilevel Signaling for High-Speed Chiplet-to-Chiplet Communication,ined innovations in integration methodologies. While the semiconductor market has already started witnessing some of these in product forms, many other techniques are currently under investigation in both academia and industry. In this chapter, we explore a 2.5D integrated system where the interconn
发表于 2025-3-23 03:34:58 | 显示全部楼层
发表于 2025-3-23 08:30:17 | 显示全部楼层
Modular Functional Testing: Targeting the Small Embedded Memories in GPUs,ility and functional safety are relevant factors. Nowadays, many challenges are impacting the implementation of high-performance devices, including GPUs. Moreover, there is the need for effective fault detection solutions to guarantee the correct in-field operation. This work describes a modular app
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-6-2 03:49
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表