找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI-SoC: At the Crossroads of Emerging Trends; 21st IFIP WG 10.5/IE Alex Orailoglu,H. Fatih Ugurdag,Ricardo Reis Conference proceedings 20

[复制链接]
楼主: implicate
发表于 2025-3-28 15:27:49 | 显示全部楼层
Quantitative Optimization and Early Cost Estimation of Low-Power Hierarchical-Architecture SRAMs Ba quantitative approach provides useful conclusions early in the design phase guiding further optimizations. The estimation error of the power model has been proven to be less than 10 % compared to results based on time-hungry extracted-netlist simulations in a 40-nm CMOS technology.
发表于 2025-3-28 22:21:00 | 显示全部楼层
,Low-Power Low-Voltage ΔΣ Modulator Using Switched-Capacitor Passive Filters,by a partially body-driven technique. The modulator, operated from a 0.7 V supply and clocked with 256 kHz sampling frequency, achieves 84 dB SNR and 80.3 dB SNDR over a 500 Hz signal bandwidth, while it dissipates only 400 nW power.
发表于 2025-3-29 01:24:38 | 显示全部楼层
Fine Grain Precision Scaling for Datapath Approximations in Digital Signal Processing Systems,our method to several industrial-strength examples. Our results show a more than 5,000x improvement in optimization time compared to an efficient simulation-based word length optimization method with less than 10 % estimation error across a range of target quality metrics.
发表于 2025-3-29 07:00:51 | 显示全部楼层
发表于 2025-3-29 09:23:14 | 显示全部楼层
Enhanced Compressed Look-up-Table Based Real-Time Rectification Hardware, of the compressed look-up-table based rectification algorithm (E-CLUTR) and its novel real-time hardware are presented. E-CLUTR solves more extreme camera alignment and distortion issues than CLUTR while maintaining the low complexity architecture.
发表于 2025-3-29 14:24:52 | 显示全部楼层
An FPGA-Based Real-Time System for 3D Stereo Matching, Combining Absolute Differences and Census wied on the justification of dimensioning the system, as well as detailed design and testing information for a fully placed and routed design to process 87 frames per sec (fps) in . resolution, and a fully implemented design for . which runs up to 1570 fps.
发表于 2025-3-29 17:09:33 | 显示全部楼层
发表于 2025-3-29 22:54:31 | 显示全部楼层
Conference proceedings 2015d. The papers cover a wide range of topics in VLSI technology and advanced research. They address the current trend toward increasing chip integration and technology process advancements bringing about stimulating new challenges both at the physical and system-design levels, as well as in the test of these systems.
发表于 2025-3-30 00:08:37 | 显示全部楼层
发表于 2025-3-30 05:16:16 | 显示全部楼层
A Complete Real-Time Feature Extraction and Matching System Based on Semantic Kernels Binarized,een implemented on a Stratix IV FPGA where it delivers a performance of up to 42 frames per second on 720p video. Especially due to the high throughput of up to 25 k matched descriptors per frame, our system compares favourably with recent hardware implementations of similar algorithms.
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-4 03:33
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表