找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: SOC Design Methodologies; IFIP TC10 / WG10.5 E Michel Robert,Bruno Rouzeyre,Marie-Lise Flottes Book 2002 IFIP International Federation for

[复制链接]
楼主: Opiate
发表于 2025-3-26 21:12:08 | 显示全部楼层
Automatic Code-Transformation and Architecture Refinement for Application-Specific Multiprocessor Sout the integration of this kind of memory implies some architectural modifications and code transformations. And no automatic tool exists allowing designers to integrate shared memory in the SoC design flow. In this work, we present a systematic approach for the design of shared memory architectures
发表于 2025-3-27 04:34:07 | 显示全部楼层
Modeling Power Dynamics for an Embedded DSP Processor Coreure wireless communications. Unlike other research, an instruction level RC based model, whose input parameters can be extracted from the DSP core’s assembly level program, is introduced for power simulation. Experimental results utilizing several benchmark cryptographic applications show that the m
发表于 2025-3-27 08:42:29 | 显示全部楼层
发表于 2025-3-27 10:05:59 | 显示全部楼层
发表于 2025-3-27 16:00:59 | 显示全部楼层
1868-4238 main focus was about IP Cores, Circuits and System Designs & Applications as well as SOC Design Methods and CAD. This book contains the best papers (39 among 70) that have been presented during the conference. Those papers deal with all aspects of importance for the design of the current and future
发表于 2025-3-27 20:26:47 | 显示全部楼层
Two ASIC for Low and Middle Levels of Real Time Image Processingns. Both VLSI chips have been successfully tested. They are used in a European project: obstacle detection for vehicule. The maximum frame rate reaches 25 images per second for 1024×1024 image size, and more than 110 images per second for 233×256 image size.
发表于 2025-3-28 00:26:40 | 显示全部楼层
发表于 2025-3-28 05:02:47 | 显示全部楼层
A Dynamically Reconfigurable Architecture for Low-Power Multimedia Terminalschitecture, designed with energy awareness is proposed. This paper presents the main features of the DART architecture along with results from the application domain implementations. These results validate the architectural choices and demonstrate the adequacy between DART and next generation telecommunication applications.
发表于 2025-3-28 08:42:14 | 显示全部楼层
High Performance Java Hardware Engine and Software Kernel for Embedded Systems JVM dedicatedly for the software kernel implementation. The whole embedded system including the hardware engine of 6-stage pipeline with 30K gates can be integrated in a single chip. The proposed approach improves the execution speed by a factor of 5.7 in comparison with J2ME software implementation.
发表于 2025-3-28 12:07:16 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-6-8 18:15
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表