找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation; 18th International W Lars Svensson,José Monte

[复制链接]
楼主: CRUST
发表于 2025-3-28 18:32:21 | 显示全部楼层
发表于 2025-3-28 19:39:36 | 显示全部楼层
发表于 2025-3-29 02:46:22 | 显示全部楼层
发表于 2025-3-29 06:05:41 | 显示全部楼层
Analysis of Effects of Input Arrival Time Variations on On-Chip Bus Power Consumptionpling power between neighboring bus lines has enlarged. The coupling power depends on not only signal transition type but also the relative signal transition time difference. For conventional dynamic power estimation, deterministic models of the time difference are assumed. We deal with nondetermini
发表于 2025-3-29 11:06:10 | 显示全部楼层
发表于 2025-3-29 14:50:09 | 显示全部楼层
Mixed Radix-2 and High-Radix RNS Bases for Low-Power Multiplicationt. The proposed bases introduce moduli of the form 3., to the usual choice of moduli of the form 2., 2. − 1, or 2. + 1. It is found that for particular dynamic ranges, the introduction of high-radix modulo-3. multipliers significantly improves the power×delay performance of residue multiplication, i
发表于 2025-3-29 16:09:03 | 显示全部楼层
发表于 2025-3-29 20:38:10 | 显示全部楼层
A Design Space Comparison of 6T and 8T SRAM Core-Cellsptimization framework. The influence of a bit-line column multiplexer (MUX) on the 8T design space is shown. We demonstrate that 6T and 8T cells show differing area scaling behavior across the whole design space. We identify points on the area-performance trade-off curves that bound regions where ei
发表于 2025-3-30 02:52:24 | 显示全部楼层
Latched CMOS DRAM Sense Amplifier Yield Analysis and Optimization to analyze mismatch effects and to support design robustness concerning technology variations. The statistical mismatch of the SA is replaced by equivalent voltage sources. The switching delay between n- and p-sensing transistors of the SA is also analyzed. This approach supports yield consideratio
发表于 2025-3-30 07:57:34 | 显示全部楼层
Understanding the Effect of Intradie Random Process Variations in Nanometer Domino Logicuits suffer from a 2X higher variability compared to static CMOS logic, which translates into a greater speed penalty. The main variability sources of Domino gates at the circuit level are identified and analyzed by means of simple circuit models and Monte Carlo simulations on a 90 nm CMOS technolog
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-22 21:53
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表