找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation; 12th International W Bertrand Hochet,Antonio J. Acosta,M

[复制链接]
楼主: 滋养物质
发表于 2025-3-23 10:13:38 | 显示全部楼层
MDSP: A High-Performance Low-Power DSP Architectureends the standard control-flow DSP architecture with simple data-flow primitives. Such primitives are used to generate concurrent processes at run-time, which independently generate and consume data without accessing the instruction flow. We have evaluated the MDSP proposal by designing an asynchron
发表于 2025-3-23 16:20:05 | 显示全部楼层
Impact of Technology in Power-Grid-Induced Noiseult, the power supply current delivered through the on-chip power grid is increasing dramatically, which is recognized in the International Technology Roadmap for Semiconductors as a difficult challenge. Early power grid design and the addition of decoupling capacitance have become crucially importa
发表于 2025-3-23 19:56:36 | 显示全部楼层
Exploiting Metal Layer Characteristics for Low-Power Routinges due to increasing design complexities wire capacitance has become dominant over gate capacitance. However the wire load of a net not only depends on wirelength but also on which metal layer a net is routed. In this paper we investigate the characteristics of metal layers and propose a power drive
发表于 2025-3-24 01:58:06 | 显示全部楼层
Crosstalk Measurement Technique for CMOS ICsrosstalk-induced noise possibility [.], we present a specific test structure to measure crosstalk signal on interconnect lines.An original implementation is proposed for direct amplitude and pulse width measurement of the crosstalk-induced parasitic signal. A validation is given with an HSPICE simul
发表于 2025-3-24 03:25:46 | 显示全部楼层
发表于 2025-3-24 08:55:12 | 显示全部楼层
Low-Power Asynchronous A/D Conversiony global clock, based on an asynchronous design. Samples conversion is only triggered by the analog input signal amplitude variations, hence an irregular sampling of it. System simulations demonstrate that a significative reduction of the circuit activity can be achieved with it. Moreover, such a co
发表于 2025-3-24 13:18:04 | 显示全部楼层
Optimal Two-Level Delay — Insensitive Implementation of Logic Functionsminimization. We formulated and proved constraints the minimized logic implementation remains delay-insensitive for. Also, we pointed out an existing tool that produces result under constraints formulated. Using this tool we processed several examples and compared implementation complexity with one
发表于 2025-3-24 16:03:17 | 显示全部楼层
发表于 2025-3-24 19:16:59 | 显示全部楼层
A New Methodology to Design Low-Power Asynchronous Circuitsorder to achieve this, we introduce a new timing model called Pseudo Delay-Insensitive model. To prove the goodness of this model, we present the results after comparing, for a set of benchmarks, our implementation with other implementations (synchronous and asynchronous).
发表于 2025-3-25 00:03:13 | 显示全部楼层
Designing Carry Look-Ahead Adders with an Adiabatic Logic Standard-Cell Libraryal design-flow based on an adiabatic standard-cell library and semiautomatic tools allow the quick and easy design and verification of a complex adiabatic system, without loosing the energy reduction benefits. The methodology has been applied to the design of positive feedback adiabatic logic (PFAL)
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-24 06:16
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表