找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: Architecture of Computing Systems - ARCS 2011; 24th International C Mladen Berekovic,William Fornaciari,Cristina Silva Conference proceedin

[复制链接]
楼主: 万能
发表于 2025-3-28 17:03:40 | 显示全部楼层
Experiences with String Matching on the Fermi Architecturepaper we present an efficient implementation of the Aho-Corasick string matching algorithm on Graphic Processing Units (GPUs), showing how we progressively redesigned the algorithm and the data structures to fit on the architecture. We then evaluate the implementation on single and multiple Tesla C2
发表于 2025-3-28 21:01:29 | 显示全部楼层
发表于 2025-3-29 01:00:50 | 显示全部楼层
Application-Aware Power Saving for Online Transaction Processing Using Dynamic Voltage and Frequencyservers, power saving of an online transaction processing (OLTP) systems, which are major applications in data centers, is important. The OLTP system consumes relatively large amount of power because it is often equipped with a lot of computing and storage resources. Its power saving is difficult be
发表于 2025-3-29 04:50:45 | 显示全部楼层
Frameworks for Multi-core Architectures: A Comprehensive Evaluation Using 2D/3D Image Registrationes onto one chip. This changed also the way programs are written in order to leverage the processing power of multiple cores of the same processor. In the beginning, programmers had to divide and distribute the work by hand to the available cores and to manage threads in order to use more than one c
发表于 2025-3-29 10:35:19 | 显示全部楼层
Emulating Transactional Memory on FPGA Multiprocessors We introduce two systems, integrating only off-the-shelf components, that respectively use a centralized and a distributed approach, presenting their hardware and software design. We analyze and compare these two architectures to a lock based multiprocessor prototype, discussing the trade-offs in t
发表于 2025-3-29 12:11:14 | 显示全部楼层
发表于 2025-3-29 18:12:14 | 显示全部楼层
发表于 2025-3-29 20:49:35 | 显示全部楼层
发表于 2025-3-30 03:20:15 | 显示全部楼层
A Dynamic Instruction Scratchpad Memory for Embedded Processors Managed by Hardwarehat every instruction will be fetched from the local, fast and timing predictable scratchpad memory. Thus, a predictable behavior is reached that eases a precise timing analysis of the system. We estimate the hardware resources required to implement the dynamic instruction scratchpad for an FPGA. An
发表于 2025-3-30 05:42:30 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-10 07:28
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表