找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI-SOC: From Systems to Chips; IFIP TC 10/WG 10.5, Manfred Glesner,Ricardo Reis,Hans Eveking Conference proceedings 2006 IFIP Internatio

[复制链接]
楼主: 灰尘
发表于 2025-3-30 10:50:00 | 显示全部楼层
Evaluation Methodology for Single Electron Encoded Threshold Logic Gates,tes. Furthermore, we discuss the implications of the proposed methodology on practical networks of such gates. We estimate that buffered threshold gates operating at room temperature can potentially switch with a delay of 6 ps and have a packing density of 10. gates per ...
发表于 2025-3-30 13:36:03 | 显示全部楼层
发表于 2025-3-30 16:36:04 | 显示全部楼层
发表于 2025-3-30 21:22:26 | 显示全部楼层
发表于 2025-3-31 02:05:56 | 显示全部楼层
Automated Conversion of SystemC Fixed-Point Data Types,ulation acceleration and hardware synthesis. In most design flows the direct synthesis of fixed-point data types and their related arithmetics is not supported. Thus all fixed-point arithmetics have to be converted manually in a very time-consuming and error-prone procedure. Therefore a conversion m
发表于 2025-3-31 07:33:36 | 显示全部楼层
发表于 2025-3-31 12:39:57 | 显示全部楼层
Validation of Asynchronous Circuit Specifications Using IF/CADP,eld of distributed software. CHP specifications are translated into an intermediate format (IF) based on communicating extended finite state machines. They are then validated using the IF environment, which provides model checking and bi-simulation tools.
发表于 2025-3-31 15:16:42 | 显示全部楼层
On-Chip Property Verification Using Assertion Processors, the failure to the I/O pins. White-box verification in chip level designs can be implemented using assertion checkers to ensure the correct behavior of a design. With chip gate counts growing exponentially, today’s verification techniques, such as white-box, can not always ensure a bug free design.
发表于 2025-3-31 20:09:16 | 显示全部楼层
Run-Time FPGA Reconfiguration for Power-/Cost-Optimized Real-time Systems, fulfillment of given real-time constraints are central. Moreover, the detailed evaluation and measurement of the power consumption situation during this dynamic reconfiguration process is essential for realistically quantifying the power loss of fine-grain FPGAs during dynamic reconfiguration proce
发表于 2025-4-1 00:22:54 | 显示全部楼层
A Switched Opamp Based 10 Bits Integrated ADC for Ultra Low Power Applications,ions. The AID converter shows a typical operating power consumption of 8.18 μW for the analog part and of 9.71 μW for the digital one, whereas the stand by dissipation is about 1 nW and 5 nW, respectively, (measured on 10 chip samples and averaged), considering a typical supply of 2.8 V. The ADC res
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-1 20:01
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表