找回密码
 To register

QQ登录

只需一步,快速开始

扫一扫,访问微社区

Titlebook: VLSI Design and Test; 17th International S Manoj Singh Gaur,Mark Zwolinski,Adit D. Sing Conference proceedings 2013 Springer-Verlag Berlin

[复制链接]
楼主: 愚蠢地活
发表于 2025-3-25 06:10:00 | 显示全部楼层
发表于 2025-3-25 11:34:19 | 显示全部楼层
发表于 2025-3-25 11:59:47 | 显示全部楼层
Kapees: A New Tool for Standard Cell Placement,sign that in turn results into minimal routed wire length and thus wire delay. We describe a new method, ., for large scale standard cell placement. Our technique is based on recursive partitioning of placement circuit which is modeled as a hypergraph. It uses partitioning during the global placemen
发表于 2025-3-25 19:12:55 | 显示全部楼层
Preemptive Test Scheduling for Network-on-Chip Using Particle Swarm Optimization,rallelism and scalability. To reduce the testing cost of such a system, the existing communication structure ca be reused. In this paper, we have proposed a Particle Swarm Optimization (PSO) based mixed test scheduling approach to test the cores in the NoC environment. It incorporates both non-preem
发表于 2025-3-25 22:43:14 | 显示全部楼层
Energy Efficient Array Initialization Using Loop Unrolling with Partial Gray Code Sequence,tching activity on the address bus of the on-chip data memory, with the help of loop unrolling with partial Gray code sequence. The present work introduces the translation of a loop with array initialization to its loop unrolled version with partial Gray code sequence. The expressions for switching
发表于 2025-3-26 01:42:45 | 显示全部楼层
发表于 2025-3-26 07:05:00 | 显示全部楼层
发表于 2025-3-26 08:54:00 | 显示全部楼层
Characterization of Logical Effort for Improved Delay,l effort has been derived for universal logic gates namely NOT, NAND and NOR for minimizing the delay. The validations for minimum delay through simulation was done on a chain of inverters. The improved skewed gates showed 10% - 20% delay reduction on a chain of inverters as compared with normal ske
发表于 2025-3-26 13:22:18 | 显示全部楼层
A Dual Material Double-Layer Gate Stack Junctionless Transistor for Enhanced Analog Performance,) symmetric double-gate junctionless transistor (DGJLT). The characteristics are demonstrated and compared with dual material gate (DMG) DGJLT and single material (conventional) gate (SMG) DGJLT. DMG DGJLT present superior transconductance (G.), early voltage (V.) and intrinsic gain (G.R.) compared
发表于 2025-3-26 18:10:27 | 显示全部楼层
 关于派博传思  派博传思旗下网站  友情链接
派博传思介绍 公司地理位置 论文服务流程 影响因子官网 SITEMAP 大讲堂 北京大学 Oxford Uni. Harvard Uni.
发展历史沿革 期刊点评 投稿经验总结 SCIENCEGARD IMPACTFACTOR 派博系数 清华大学 Yale Uni. Stanford Uni.
|Archiver|手机版|小黑屋| 派博传思国际 ( 京公网安备110108008328) GMT+8, 2025-5-3 19:15
Copyright © 2001-2015 派博传思   京公网安备110108008328 版权所有 All rights reserved
快速回复 返回顶部 返回列表