语言学 发表于 2025-3-28 18:32:21
http://reply.papertrans.cn/47/4685/468457/468457_41.png友好关系 发表于 2025-3-28 19:39:36
http://reply.papertrans.cn/47/4685/468457/468457_42.pngForehead-Lift 发表于 2025-3-29 02:46:22
http://reply.papertrans.cn/47/4685/468457/468457_43.pngInstinctive 发表于 2025-3-29 06:05:41
Analysis of Effects of Input Arrival Time Variations on On-Chip Bus Power Consumptionpling power between neighboring bus lines has enlarged. The coupling power depends on not only signal transition type but also the relative signal transition time difference. For conventional dynamic power estimation, deterministic models of the time difference are assumed. We deal with nondetermini财政 发表于 2025-3-29 11:06:10
http://reply.papertrans.cn/47/4685/468457/468457_45.pngenumaerate 发表于 2025-3-29 14:50:09
Mixed Radix-2 and High-Radix RNS Bases for Low-Power Multiplicationt. The proposed bases introduce moduli of the form 3., to the usual choice of moduli of the form 2., 2. − 1, or 2. + 1. It is found that for particular dynamic ranges, the introduction of high-radix modulo-3. multipliers significantly improves the power×delay performance of residue multiplication, iVOC 发表于 2025-3-29 16:09:03
http://reply.papertrans.cn/47/4685/468457/468457_47.png细胞 发表于 2025-3-29 20:38:10
A Design Space Comparison of 6T and 8T SRAM Core-Cellsptimization framework. The influence of a bit-line column multiplexer (MUX) on the 8T design space is shown. We demonstrate that 6T and 8T cells show differing area scaling behavior across the whole design space. We identify points on the area-performance trade-off curves that bound regions where eiminimal 发表于 2025-3-30 02:52:24
Latched CMOS DRAM Sense Amplifier Yield Analysis and Optimization to analyze mismatch effects and to support design robustness concerning technology variations. The statistical mismatch of the SA is replaced by equivalent voltage sources. The switching delay between n- and p-sensing transistors of the SA is also analyzed. This approach supports yield consideratio轻率的你 发表于 2025-3-30 07:57:34
Understanding the Effect of Intradie Random Process Variations in Nanometer Domino Logicuits suffer from a 2X higher variability compared to static CMOS logic, which translates into a greater speed penalty. The main variability sources of Domino gates at the circuit level are identified and analyzed by means of simple circuit models and Monte Carlo simulations on a 90 nm CMOS technolog