Counteract 发表于 2025-3-30 09:07:10
A Study on CMOS Time Uncertainty with Technology Scalingponse, jitter, and uncertainty are evaluated for different noise sources and loading conditions. We present performance simulations for inverters and inverter chains implemented in different technologies from AMS and UMC foundries. We show that the device size-scaling trend is increasing the uncertalobster 发表于 2025-3-30 14:13:00
Static Timing Model Extraction for Combinational Circuitsion. In hierarchical STA, efficient and accurate timing models of sub-modules need to be created. We propose a timing model extraction method that significantly reduces the size of timing models without losing any accuracy by removing redundant timing information. Circuit components which do not con同音 发表于 2025-3-30 18:13:03
http://reply.papertrans.cn/47/4685/468457/468457_53.pngGRAIN 发表于 2025-3-30 22:00:52
Statistical Modeling and Analysis of Static Leakage and Dynamic Switching Power. Since the power dissipation is a function of many variables with uncertainty, the most accurate representation of chip power or macro power is a statistical distribution subject to process and workload variation, instead of a single number for the average or worst-case power. Unlike statistical tientrance 发表于 2025-3-31 03:44:48
Logic Synthesis of Handshake Components Using Structural Clustering Techniquesl channels within a cluster are hidden. To guarantee asynchronous implementability on the resulting cluster, state encoding is applied using modern structural techniques. The theory of Petri nets is used to identify clusters for which the structural techniques perform successfully. Finally logic synSarcoma 发表于 2025-3-31 05:05:57
http://reply.papertrans.cn/47/4685/468457/468457_56.pngdefray 发表于 2025-3-31 11:20:18
http://reply.papertrans.cn/47/4685/468457/468457_57.png严峻考验 发表于 2025-3-31 14:19:35
http://reply.papertrans.cn/47/4685/468457/468457_58.png数量 发表于 2025-3-31 21:32:52
http://reply.papertrans.cn/47/4685/468457/468457_59.png者变 发表于 2025-4-1 00:57:15
Power Optimization of Parallel Multipliers in Systems with Variable Word-Length a certain pattern of spatiotemporal correlations. The proposed method is capable to take such correlations into account resulting better solutions. The experimental results show about 16-21% reduction in the average number of transitions compared to random parallel multipliers.