连结 发表于 2025-3-21 19:18:44
书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors影响因子(影响力)<br> http://figure.impactfactor.cn/if/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors影响因子(影响力)学科排名<br> http://figure.impactfactor.cn/ifr/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors网络公开度<br> http://figure.impactfactor.cn/at/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors网络公开度学科排名<br> http://figure.impactfactor.cn/atr/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors被引频次<br> http://figure.impactfactor.cn/tc/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors被引频次学科排名<br> http://figure.impactfactor.cn/tcr/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors年度引用<br> http://figure.impactfactor.cn/ii/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors年度引用学科排名<br> http://figure.impactfactor.cn/iir/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors读者反馈<br> http://figure.impactfactor.cn/5y/?ISSN=BK0430083<br><br> <br><br>书目名称Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors读者反馈学科排名<br> http://figure.impactfactor.cn/5yr/?ISSN=BK0430083<br><br> <br><br>乞讨 发表于 2025-3-22 00:19:04
Conclusions and Future Work,ent levels to achieve high fault detection rates. In spite of that, the main disadvantages were the intrusiveness of most of hardware-based and hybrid techniques and the performance degradations and memory overhead of software-based techniques.头脑冷静 发表于 2025-3-22 00:23:36
http://reply.papertrans.cn/44/4301/430083/430083_3.pngguardianship 发表于 2025-3-22 06:36:45
discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time..978-3-319-35997-7978-3-319-06340-9放气 发表于 2025-3-22 09:27:41
Introduction,s and a personal computer can be found in any cell phone. One the other hand, a few things remained the same, such as the old topic on how to give a system the ability to cope with a fault and continue its correct operation, or in other words, fault tolerance.火光在摇曳 发表于 2025-3-22 15:41:53
http://reply.papertrans.cn/44/4301/430083/430083_6.png诱拐 发表于 2025-3-22 18:31:46
http://reply.papertrans.cn/44/4301/430083/430083_7.png废墟 发表于 2025-3-22 23:40:06
Book 2014e degradation and increase error detection when associated with applications implemented in embedded processors. Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques. The authors then discuss the best trade-off between software-based and hardwainnovation 发表于 2025-3-23 02:27:27
http://reply.papertrans.cn/44/4301/430083/430083_9.pngvenous-leak 发表于 2025-3-23 07:21:47
Fault Tolerance Techniques for Processors,ware-based techniques and (3) hybrid techniques. Fault tolerance techniques can be applied at different levels of implementation, starting from the software level down to the architecture description level, the logical and transistor level, until the layout level. In this book, we will focus on hybrid techniques applied at software level.