宽敞 发表于 2025-3-25 05:53:43

http://reply.papertrans.cn/44/4301/430083/430083_21.png

Substance 发表于 2025-3-25 10:14:32

José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen Becker

CLAP 发表于 2025-3-25 12:14:34

José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen Becker

使苦恼 发表于 2025-3-25 19:53:08

José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen Becker

GILD 发表于 2025-3-25 23:18:15

Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors

Obverse 发表于 2025-3-26 02:38:30

http://reply.papertrans.cn/44/4301/430083/430083_26.png

空气传播 发表于 2025-3-26 07:10:36

Introduction,tant topic of interest. In the early ages of computers, their usage was very specific calculations, and aimed at activities such as military applications, precise calculations, and space missions. An error in these applications working in such harsh environments, and sometimes even in remote places

textile 发表于 2025-3-26 08:39:59

Fault Tolerance Techniques for Processors,ware-based techniques and (3) hybrid techniques. Fault tolerance techniques can be applied at different levels of implementation, starting from the software level down to the architecture description level, the logical and transistor level, until the layout level. In this book, we will focus on hybr

粗野 发表于 2025-3-26 13:40:19

http://reply.papertrans.cn/44/4301/430083/430083_29.png

BRIDE 发表于 2025-3-26 17:52:39

Simulation Fault Injection Experimental Results,by adding upsets when simulating a given system in commercial simulators, such as ModelSim from Mentor or iSim from Xilinx, or open source simulators, such as Spice. They are able to provide the best control over the experiment. This characteristic is because the simulation can be stopped at any sim
页: 1 2 [3] 4 5
查看完整版本: Titlebook: Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors; José Rodrigo Azambuja,Fernanda Kastensmidt,Jürgen Bo