偏见 发表于 2025-3-27 00:19:23

http://reply.papertrans.cn/24/2345/234431/234431_31.png

Banister 发表于 2025-3-27 04:01:42

Gunnar Eliasson,Pontus Braunerhjelm down of geometrical dimensions introduces two-dimensional and even three-dimensional effects both in transistor behavior and in the parasitics. The scaling of interconnections is usually emphasized primarily in the width and spacing of the lines. For example, the line/space design rule (in micromet

FOIL 发表于 2025-3-27 06:18:15

Methodology in Computer-Aided Design for Process and Device Development Hewlett-Packard Laboratories. In this chapter, CAD is discussed from the user point of view. The methodology for using the simulation tools in the most effective way is presented. Then case studies will be presented in the following chapters which show in detail how simulation tools are used in device designs.

巧办法 发表于 2025-3-27 11:04:15

Transistor Design for Submicron CMOS Technologynology will first be discussed. Then the concerns for the design of n and p-channel MOSFETs with submicron channel lengths will be discussed. Using simulations, the values of the critical device parameters are determined which will minimize leakage problems in submicron transistors.

fleeting 发表于 2025-3-27 15:25:52

Process Simulationechnologies. When coupled with a device analysis program, a process simulator has proven to be a powerful design tool because the process sensitivity to device parameters can be easily extracted by simple changes made to processing conditions in computer inputs. .

CHOKE 发表于 2025-3-27 18:47:13

Device Simulation the device reliability, e.g., reducing the electric field at the drain of the MOSFET. Therefore, in the development of VLSI MOS technology, it is essential to be able to simulate the electrical characteristics of devices which have complicated structures. The GEMINI program provides this capability.

mettlesome 发表于 2025-3-28 00:53:05

http://reply.papertrans.cn/24/2345/234431/234431_37.png

摇曳 发表于 2025-3-28 03:35:30

Development of Isolation Structures for Applications in VLSI 2 µm or less, narrow width effects become a major issue. –. These effects are dependent on the isolation structures since the channel width of the device is defined by the field isolation. Many novel isolation structures have been investigated for applications in VLSI –.

CARE 发表于 2025-3-28 07:18:08

Harold Paredes-Frigolett,Andreas Pykaortance of secondary physical effects can be seen. Device width will not be scaled, the current drive capability will be expressed for a fixed width. Breakdown and punchthrough voltages must be sufficiently greater than the supply voltage so that reliability is not a problem. For this example, power density is not a limitation.

Creditee 发表于 2025-3-28 10:52:37

MOSFET Scaling by CADDETortance of secondary physical effects can be seen. Device width will not be scaled, the current drive capability will be expressed for a fixed width. Breakdown and punchthrough voltages must be sufficiently greater than the supply voltage so that reliability is not a problem. For this example, power density is not a limitation.
页: 1 2 3 [4] 5 6
查看完整版本: Titlebook: Computer-Aided Design and VLSI Device Development; Kit Man Cham,Soo-Young Oh,John L. Moll Book 1986 Springer Science+Business Media New Yo