心神不宁 发表于 2025-3-28 18:30:15

Accurate Asynchronous Network-on-Chip Simulation Based on a Delay-Aware Modelcurate and the proposed simulator whose results, such as latency and throughput, are validated with a highly precise transistor-level simulation result. As a result, the proposed simulator achieves almost the same accuracy as one of the transistor-level simulators with the simulation speed comparabl

epicondylitis 发表于 2025-3-28 21:04:00

Trust Management Through Hardware Means: Design Concerns and Optimizationsiciency of its public key encryption–decryption unit (RSA encryption–decryption module). In this book chapter, we address these issues by describing a design methodology toward a low hardware resources (small chip covered area) and side channel attack resistant RSA hardware architecture. The describ

惰性女人 发表于 2025-3-29 01:44:08

Adaptive Task Migration Policies for Thermal Control in MPSoCshe average temperature of the chip and the thermal gradients with a negligible performance overhead. With our techniques, hot spots and temperature gradients are decreased up to 30% with respect to state-of-the-art thermal management approaches.

可以任性 发表于 2025-3-29 04:29:14

http://reply.papertrans.cn/99/9801/980075/980075_44.png

Coterminous 发表于 2025-3-29 08:36:45

XMSIM: Extensible Memory Simulator for Early Memory Hierarchy Evaluationany subset of the application’s data types, (2) user defined mapping of data to memories, (3) simultaneously simulate multiple memory hierarchy scenarios, (4) immediate feedback to code transformations effect on memory hierarchy behavior, (5) verification utilities for the validation of code transfo

热情的我 发表于 2025-3-29 12:24:15

Digital Microfluidic Biochips: A Vision for Functional Diversity and More than Moorels. Recent advances in fluidic-operation scheduling, module placement, droplet routing, pin-constrained chip design, and testing are presented. These CAD techniques allow biochip users to concentrate on the development of nanoscale bioassays, leaving chip optimization and implementation details to d

probate 发表于 2025-3-29 16:06:00

http://reply.papertrans.cn/99/9801/980075/980075_47.png

内部 发表于 2025-3-29 20:51:51

Naoya Onizawa,Tomoyoshi Funazaki,Atsushi Matsumoto,Takahiro Hanyu

mitten 发表于 2025-3-30 02:58:13

Cristina Silvano,William Fornaciari,Gianluca Palermo,Vittorio Zaccaria,Fabrizio Castro,Marcos Martin

sleep-spindles 发表于 2025-3-30 07:21:00

A High Level Synthesis Exploration Framework with Iterative Design Space Partitioninged on a gradient-based pruning technique which efficiently evaluates large portions of the solution space in a quick manner. We show that the proposed exploration approach delivers high quality results, with considerable reductions of the exploration’s runtime in respect to the fully exhaustive approach.
页: 1 2 3 4 [5] 6
查看完整版本: Titlebook: VLSI 2010 Annual Symposium; Selected papers Nikolaos Voros,Amar Mukherjee,Michael Huebner Conference proceedings 2011 Springer Science+Busi