Left-Atrium 发表于 2025-3-23 11:11:22

http://reply.papertrans.cn/47/4685/468446/468446_11.png

粗鲁性质 发表于 2025-3-23 17:51:54

http://reply.papertrans.cn/47/4685/468446/468446_12.png

新鲜 发表于 2025-3-23 19:09:28

Reducing Power Consumption through Dynamic Frequency Scaling for a Class of Digital Receiversthe basic components of almost every digital receiver, are used. The experimental results prove that the application of the proposedtec hnique introduces significant power savings, while negligibly increasing area andcritical path.

猛击 发表于 2025-3-23 22:49:07

Early Power Estimation for System-on-Chip Designseration approach based on a heuristic algorithm able to upgrade a set of test vectors provided by the designer. The obtained sequence closely reflects the worst-case power consumption for the chip and allows looking at how the chip is going to work over time.

提升 发表于 2025-3-24 04:19:22

http://reply.papertrans.cn/47/4685/468446/468446_15.png

故意钓到白杨 发表于 2025-3-24 10:13:29

http://reply.papertrans.cn/47/4685/468446/468446_16.png

ALIAS 发表于 2025-3-24 11:06:46

Impact of Voltage Scaling on Glitch Power Consumptioncted on designs, which experience glitching, at supply voltages in the range from 3.5 V to 1.0 V. The results show that the dynamic power consumption caused by glitches will, in comparison to the dynamic power consumption of transitions, be at least as important in the future as it is today.

过于平凡 发表于 2025-3-24 16:26:53

978-3-540-41068-3Springer-Verlag Berlin Heidelberg 2000

COLIC 发表于 2025-3-24 19:58:54

http://reply.papertrans.cn/47/4685/468446/468446_19.png

genesis 发表于 2025-3-25 01:04:52

0302-9743 Overview: Includes supplementary material: 978-3-540-41068-3978-3-540-45373-4Series ISSN 0302-9743 Series E-ISSN 1611-3349
页: 1 [2] 3 4 5 6 7
查看完整版本: Titlebook: Integrated Circuit Design: Power and Timing Modeling, Optimization and Simulation; 10th International W Dimitrios Soudris,Peter Pirsch,Eric