Arrhythmia 发表于 2025-3-30 08:40:33

Power and Scaling Rules of CMOS High-Speed A/D Convertersign of the A/D converter in the same technology is to be preferred. A/D converters based on a folding architecture are capable to fulfill the increasing demand for performance to such embedded A/D converters. This paper describes CMOS technology directions and trends related to the performance of fo

吃掉 发表于 2025-3-30 15:42:48

An Embedded 170-mW 10-Bit 50-MS/s CMOS ADC in 1-mm2le-metal, single-poly CMOS process, the circuit measures 1.4-mm × 1.4-mm including a bandgap and a S&H, while the ADC itself occupies 1-mm.. At a conversion rate of 50-MS/s the untrimmed ADC dissipates 170-mW and exhibits 54-dB S/ (N+D) with a 12-MHz 90% full-scale input.

高度 发表于 2025-3-30 17:04:25

http://reply.papertrans.cn/16/1559/155827/155827_53.png

expound 发表于 2025-3-31 00:04:36

A 12 bit, 50 MSample/s Cascaded Folding & Interpolating ADCand Interpolating architecture. The ADC is optimized for digital telecommunication applications. The integrated Track & Hold circuit enables SNR > 66 dB and THD < 72 dB, measured over an input signal bandwidth of 70 MHz. The ADC is realized in a 13 GHz, 1 μm BiCMOS process and measures 7 mm., while

值得赞赏 发表于 2025-3-31 03:42:58

http://reply.papertrans.cn/16/1559/155827/155827_55.png
页: 1 2 3 4 5 [6]
查看完整版本: Titlebook: Analog Circuit Design; RF Analog-to-Digital Rudy J. Plassche,Hohan H. Huijsing,Willy Sansen Book 1997 Springer Science+Business Media Dordr