sebaceous-gland 发表于 2025-3-25 05:36:28
http://reply.papertrans.cn/99/9806/980552/980552_21.png巩固 发表于 2025-3-25 08:05:58
http://reply.papertrans.cn/99/9806/980552/980552_22.pngAccrue 发表于 2025-3-25 15:06:25
http://reply.papertrans.cn/99/9806/980552/980552_23.pngheterogeneous 发表于 2025-3-25 18:45:23
Sources of Variation,tuations affect the switching speed of the transistors and thus the timing of the logic. To guarantee fault-free operation for a specified clock frequency, IC designers have to quantify these uncertainties and account for them adequately. This is typically done by guard-banding, i.e. adding sufficieFOIL 发表于 2025-3-25 20:40:40
Related Work,. To cope with these uncertainties, worst-case guard-banding is still the most common design approach. As the worst-case is very rare however, in most cases power or performance is wasted by this approach..By scaling the operating voltage, energy efficiency can be increased. Tuning the supply voltag弯曲的人 发表于 2025-3-26 04:01:23
Adaptive Voltage Scaling by In-situ Delay Monitoring,ous data transitions in critical paths. Late data transitions are defined by the pre-error detection window, i.e. a defined time interval .. before the triggering edge of the clock..The timing of digital circuits is influenced by PVTA variations and so is the frequency of pre-errors. The pre-error rInfect 发表于 2025-3-26 06:40:55
http://reply.papertrans.cn/99/9806/980552/980552_27.pngheart-murmur 发表于 2025-3-26 10:52:20
Modeling the AVS Control Loop, (Pre-Error flip-flops) acting as sensors of this system. The following chapter will now deal with the entire control loop. First, we show how the whole system can be analyzed accurately and at the same time efficiently. Subsequently, the Markov chain, which is used to model the AVS system, is expla原始 发表于 2025-3-26 13:47:05
http://reply.papertrans.cn/99/9806/980552/980552_29.pngGrasping 发表于 2025-3-26 19:37:44
Conclusion,increasing PVT variations as well as aging effects in integrated circuits. This Pre-Error AVS approach reduces unnecessary voltage safety margin by adapting the supply voltage to the actual operating condition of a chip and thereby optimizes power consumption.