引导 发表于 2025-3-26 23:18:50

http://reply.papertrans.cn/99/9802/980131/980131_31.png

Celiac-Plexus 发表于 2025-3-27 04:00:18

http://reply.papertrans.cn/99/9802/980131/980131_32.png

雪白 发表于 2025-3-27 06:34:39

http://reply.papertrans.cn/99/9802/980131/980131_33.png

中子 发表于 2025-3-27 10:20:39

http://reply.papertrans.cn/99/9802/980131/980131_34.png

察觉 发表于 2025-3-27 14:20:23

http://reply.papertrans.cn/99/9802/980131/980131_35.png

notion 发表于 2025-3-27 18:37:00

Crosstalk Fault Tolerant NoC: Design and Evaluation,ut also affect the reliability of these components. Chip-level global buses are especially subject to crosstalk faults, which can lead to increased delay and glitches. This paper evaluates different crosstalk fault tolerant approaches for Networks-on-chip (NoCs) links such that the network can maint

青少年 发表于 2025-3-27 22:36:03

http://reply.papertrans.cn/99/9802/980131/980131_37.png

DALLY 发表于 2025-3-28 05:50:19

Power Macro-Modeling Using an Iterative LS-SVM Method,r estimation. The basic approach is first to obtain the power consumption of the module for a large number of points in the input signal space. Least-Squares SVMs are then used to compute the best model to fit this set of points. We have performed extensive experiments in order to determine the best

串通 发表于 2025-3-28 06:27:07

Enhancing Electromagnetic Attacks Using Spectral Coherence Based Cartography,ar mathematically speaking, Power or Electromagnetic Attacks have different advantages in practice. Among the advantages of EM attacks, the feasibility of attacking limited and bounded area of integrated systems is the key one. However, efficient techniques are required to localize hot spots, charac

咒语 发表于 2025-3-28 13:16:15

A Multistep Extrapolated S-Parameter Model for Arbitrary On-Chip Interconnect Structures,mmunication structures, such as hierarchical bus architectures and networks-on-chip. In this chapter we introduce a computationally-efficient wide-bandwidth characterization method based on an incremental extrapolation of S-parameters for arbitrary interconnect structures. Our method defines a syste
页: 1 2 3 [4] 5
查看完整版本: Titlebook: VLSI-SoC: Technologies for Systems Integration; 17th IFIP WG 10.5/IE Jürgen Becker,Marcelo Johann,Ricardo Reis Conference proceedings 2011