–吃 发表于 2025-3-28 16:24:09

Behavioral Transformations,final implementation each operation is implemented by a dedicated hardware component. While this assumption may not be realistic due to area and interconnection limits, computing the performance under this assumption is important as a bound on the given behavior.

恶意 发表于 2025-3-28 21:24:01

http://reply.papertrans.cn/43/4263/426262/426262_42.png

Freeze 发表于 2025-3-29 02:52:08

http://reply.papertrans.cn/43/4263/426262/426262_43.png

脖子 发表于 2025-3-29 04:31:49

http://reply.papertrans.cn/43/4263/426262/426262_44.png

存心 发表于 2025-3-29 10:37:25

http://reply.papertrans.cn/43/4263/426262/426262_45.png

使绝缘 发表于 2025-3-29 11:52:34

Design Space Exploration, reasons. First, the size of the dedicated implementation would typically make it impractical. Second, the interconnection delays would probably not be negligible, and therefore the resulting hardware would not be the fastest achievable implementation in practice.

虚度 发表于 2025-3-29 16:06:15

Relative Control Generation,R89] to distributed control . In the simple case where the hardware model either does not contain any data-dependent delay operations or does not support multiple threads of concurrent execution flow, the control logic can be implemented using a microprogrammed controller or a single finite-state machine in a straightforward way.

Negligible 发表于 2025-3-29 20:51:21

http://reply.papertrans.cn/43/4263/426262/426262_48.png

Neuralgia 发表于 2025-3-30 02:05:13

http://reply.papertrans.cn/43/4263/426262/426262_49.png
页: 1 2 3 4 [5]
查看完整版本: Titlebook: High Level Synthesis of ASICs under Timing and Synchronization Constraints; David C. Ku,Giovanni Micheli Book 1992 Springer Science+Busine