Hallowed 发表于 2025-3-26 22:57:30

,Into the Labyrinth (1955–1976),rt DCT, the proposed architecture dissipates 8.2% less power and improves PSNR by 3.21 dB while maintaining nearly the same area and speed. The proposed architecture uses 37.6% less hardware resources, saves 31.6% in power dissipation, provides a 2.15 times speed-up and improves PSNR slightly when compared with the newest DCT/IDCT architecture.

使出神 发表于 2025-3-27 02:05:58

Taxation and Employment in New Zealandt of hardware resource usage. Based on the proposed architecture, we implemented a (8176, 7154) Euclidian geometry-based QC-LDPC code decoder on a Xilinx Kintex7 (XC7K325T-2) board. The FPGA implementation results show that the decoder can achieve a total decoding throughput of 1.6 Gbps at the clock frequency of 105Mth at 10 iterations.

子女 发表于 2025-3-27 06:22:09

https://doi.org/10.1057/9780230375260 on Arrayed waveguide grating router (AWGR) with WDM wavelength routing, the inherent parallelism in AWGRs and multi-hop switching provide high scalability of the network. Theoretical analysis and simulation show its better performance compared with fat-tree architecture.

脆弱么 发表于 2025-3-27 11:03:50

http://reply.papertrans.cn/24/2336/233539/233539_34.png

成绩上升 发表于 2025-3-27 14:36:01

http://reply.papertrans.cn/24/2336/233539/233539_35.png

思想 发表于 2025-3-27 19:28:43

An AWGR-Based High Performance Optical Interconnect Architecture for Exascale Systems on Arrayed waveguide grating router (AWGR) with WDM wavelength routing, the inherent parallelism in AWGRs and multi-hop switching provide high scalability of the network. Theoretical analysis and simulation show its better performance compared with fat-tree architecture.

Deadpan 发表于 2025-3-28 01:32:35

https://doi.org/10.1007/978-3-031-58124-3 We use LEVCS to vectorize five benchmark kernels: Fast Fourier Transform (FFT), Finite Impulse Responsefilter (FIR) and Infinite Impulse Response filter (IIR), Dot product implementation (Dotprod), Sum of vectors (vecsum). Experiment results show that LEVCS is functional correct and can achieve 2.883–8.074 speedups comparing to TI-DSPs.

hypotension 发表于 2025-3-28 02:27:13

http://reply.papertrans.cn/24/2336/233539/233539_38.png

Harridan 发表于 2025-3-28 08:54:26

http://reply.papertrans.cn/24/2336/233539/233539_39.png

不给啤 发表于 2025-3-28 11:52:58

http://reply.papertrans.cn/24/2336/233539/233539_40.png
页: 1 2 3 [4] 5 6
查看完整版本: Titlebook: Computer Engineering and Technology; 20th CCF Conference, Weixia Xu,Liquan Xiao,Zhenzhen Zhu Conference proceedings 2016 Springer Nature Si